# INTERFACING MEMORY CHIPS WITH 8086

- The 8086 microprocessor provides a 20 bit memory address that allows up to 1 MB MM.
- Out of these, several address lines are unused (i.e not connected to the memory chip)
- The extra lines determine the range of addresses the memory interface occupies.
- Address decoder circuit determines these extra address lines and enables the memory for a specific range of addresses.

# Address Decoding Techniques in 8086 Microprocessor

- Depending up on number of lines used for decoder, we get
  - Full Decoding (Absolute Decoding): All the unused lines are used.
  - Partial Decoding (Linear Decoding): All the unused lines are not used.
  - Block Decoding

# Absolute decoding

 In this technique the memory chip is selected only for the specified logic level on the address lines; no other logic levels can select the chip.



Fig. 10.12 Absolute decoding

## Advantages of Absolute decoding

- Each Memory location has only one address, i.e there is no duplication in the address.
- Memory can be placed contiguously in the address space of the processor.
- Future expansion can be easily done without disturbing the existing circuitry.

#### **Disadvantages:**

- Extra decoders are necessary.
- Delay will be produced by these extra decoders.

### **Linear Decoding**

 In small systems, hardware for the decoding logic can be eliminated, by using only required number of addressing lines (not all). Other lines are simply ignored.



Fig. 10.13 Linear decoding

## Adv and Disadv of Linear decoding

Simplified decoding circuit

#### **Disadv:**

- Multiple addresse are provided for the same location.
- Complete memory space is not efficiently used.
- Adding or interfacing ICs with already existing circuitry is difficult.

### **Block Decoding**

 In a microcomputer system the memory array is often consists of several blocks of memory chips.
Each block of memory requires decoding circuit.
To avoid separate decoding for each memory block special decoder IC is used to generate chip select signal for each block.



Fig. 10.14 Block decoding

- Arrange the available memory chips so as to obtain 16-bit data bus width. The upper 8-bit bank is called as the "odd address memory bank" and the lower 8-bit bank is referred to as the "even address memory bank".
- Now connect the available memory address lines of memory chips with those of the 8086 microprocessor and connect the memory RD and WR inputs to the corresponding processor control signals.

- Connection of the 16-bit data bus of the memory bank with that of the microprocessor is to be done.
- BHE, A0 and the rest of the address lines left are used for decoding the required chip select signals for the odd and even memory banks.

# Steps for interfacing of 8086 with SRAM and ROM

- 1. Calculate the number of memory devices(IC Required).
- Num. of mem. Devices= <u>Reqd. Memory size</u>Size of Mem. Chip.
- 2. Arrange the given memory chips as even and odd memory bank so as to obtain 16- Bit data bus width.
- 3. Determine the address lines of 8086 microprocessor to be connected directly to the address pins of memory devices.

- 4. Since two memory banks are to be interfaced, so that two decoders are required one for each bank.
  - The M/IO' and A0 pins are used to enable the even bank decoder
  - The M/IO' and BHE' pins are used to enable the odd bank decoder.

## **EPROM Interfacing with 8086**

 Whenever the 8086 CPU is reset, its value is set to FFFFH and IP value is set to 0000H that corresponds to physical address FFFF0H which is always a part of ROM. This means FFFF0H to FFFFFH should be always included in the ROM.

#### **Example 1**

Interface a 64KB RAM module to an 8086 processor starting at address C0000H.

Soln: 64 KB RAM can be split into 2 banks of 32 KB each.

Hence each memory chip can be addressed using 15 address lines.

The address bus of the 8086 (A19 -A0) will be interfaced to each memory bank as follows:

The least significant address lines A 15 -A 1 are used to address memory locations in memory chip

The most significant address lines A 19 -A 16 are used to select the memory module

The address line A 0 and BHE' signal are used to select even byte, odd byte or both

| A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | $A_8$ | A <sub>7</sub> | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | A <sub>1</sub> | A <sub>0</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----------------|-------|-------|-------|-------|-------|----------------|----------------|
| 1               | 1               | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0              | 0     | 0              | 0     | 0     | 0     | 0     | 0     | 0              | 0              |
| 1               | 1               | 0               | 0               | 1               | 1               | 1               | 1               | 1               | 1               | 1              | 1     | 1              | 1     | 1     | 1     | 1     | 1     | 1              | 1              |



decoding

addressing

even

byte

 The control-bus of the 8086 is interfaced to the SRAM as follows:

Decode the M/IO', RD', and WR' signals to generate 4 signals Memory Read (MEMR'), Memory Write (MEMW'), I/O Read (IOR') and I/O Write (IOW'). Connect MEMR' to OE' and MEMW' to WE'

- The data-bus of the 8086 is interfaced to the SRAM by connecting:
  - The buffered data lines D 7 -D 0 to input/output lines (D 7 -D0) of the even SRAM.
  - The buffered data lines D 15 -D 8 to input/output lines (D 7 -D0) of the odd SRAM.



### 74LS138 Decoder



|               | Inputs |    |   |   |   |   |        |   | Output |   |   |   |   |  |  |  |  |  |
|---------------|--------|----|---|---|---|---|--------|---|--------|---|---|---|---|--|--|--|--|--|
| Enable Select |        |    |   |   |   |   | Output |   |        |   |   |   |   |  |  |  |  |  |
| G2A           | G2B    | G1 | C | В | A | 0 | 1      | 2 | 3      | 4 | 5 | 6 | 7 |  |  |  |  |  |
| 1             | X      | X  | X | X | X | 1 | 1      | 1 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| X             | 1      | X  | X | X | X | 1 | 1      | 1 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| X             | X      | 0  | X | X | X | 1 | 1      | 1 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 0 | 0 | 0 | 0 | 1      | 1 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 0 | 0 | 1 | 1 | 0      | 1 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 0 | 1 | 0 | 1 | 1      | 0 | 1      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 0 | 1 | 1 | 1 | 1      | 1 | 0      | 1 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 1 | 0 | 0 | 1 | 1      | 1 | 1      | 0 | 1 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 1 | 0 | 1 | 1 | 1      | 1 | 1      | 1 | 0 | 1 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 1 | 1 | 0 | 1 | 1      | 1 | 1      | 1 | 1 | 0 | 1 |  |  |  |  |  |
| 0             | 0      | 1  | 1 | 1 | 1 | 1 | 1      | 1 | 1      | 1 | 1 | 1 | 0 |  |  |  |  |  |

## Example 2

 Interface two 4K X 8 EPROMs and two 4K X 8 RAM chips with 8086, select suitable maps.

- Since after reset, the IP and CS are initiated to form the address FFFF0H and this address must lie in the EPROM.
- The address of RAM may be selected anywhere in the 1MB space of 8086, but we will select the RAM address such that the address map of the system is continuous.

- •Total 8K of EPROM/RAM need 13 address lines A0-A12 (Since  $2^{13} = 8K$ ).
- •Address lines A13-A19 are used for decoding to generate the chip select.
- •The BHE' signal goes low when a transfer is at odd address or higher byte of data is to be accessed.

| Address    | A   | A   | A  | A  | A  | A  | A   | A  | A  | A  | A | A | A | A | A | A | A | A | A | A |
|------------|-----|-----|----|----|----|----|-----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|            | 19  | 18  | 17 | 16 | 15 | 14 | 13  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| FFFFFH     | 1   | 1   | 1  | 1  | 1  | 1  | 1   | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|            | EPR | ROM |    |    |    | 8K | X 8 |    |    |    |   |   |   |   |   |   |   |   |   |   |
| FE000H     | 1   | 1   | 1  | 1  | 1  | 1  | 1   | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|            |     |     |    |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |   |   |
| FDFFFH     | 1   | 1   | 1  | 1  | 1  | 1  | 0   | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| RAM 8K X 8 |     |     |    |    |    |    |     |    |    |    |   |   |   |   |   |   |   |   |   |   |
| FC000H     | 1   | 1   | 1  | 1  | 1  | 1  | 0   | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Decoder I/P             | A2  | A1 | A0   | Selection /                    |
|-------------------------|-----|----|------|--------------------------------|
| Address / BHE'          | A13 | A0 | вне, | Comment                        |
| Word transfer on D0-D15 | 0   | 0  | 0    | Even and Odd<br>address in RAM |
| Byte transfer on D0-D7  | 0   | 0  | 1    | Only even address in RAM       |
| Byte transfer on D8-D15 | 0   | 1  | 0    | Only odd address in RAM        |
| Word transfer on D0-D15 | 1   | 0  | 0    | Even and Odd address in ROM    |
| Byte transfer on D0-D7  | 1   | 0  | 1    | Only even address in ROM       |
| Byte transfer on D8-D15 | 1   | 1  | 0    | Only odd address in ROM        |



## Example 3

 Design an interface between 8086 CPU and two chips of 16KB EPROM and two chips of 32KB RAM. Select the starting address of EPROM suitably. The RAM address must start at 00000H.

## Address Map of EPROM and RAM



The Last address of EPROM should be FFFFFH. Since after resetting the processor starts from FFFF0H.

Here decoder is not preferred as the addresses are not continuous. Hence it can be implemented using logic gates.





## Example 4

Design a 8086 based system with following specifications

- CPU at 10MHz in minimum mode operation
- 32 KB SRAM using 8 KB devices
- 64 KB EPROM using 16 KB devices

#### **Step 1: Total EPROM required = 64 KB**

Chip size available = 16 KB

- ∴Number of chips required=64KB/16KB=4
- ∴Number of sets required=Numberofchips/Numberofbanks=4/2=2

#### **SET 1: Ending address of SET 1 = FFFFFH**

SET size = Chip size  $\times 2 = 16$  KB  $\times 2 = 32$  KB

i.e. 0000 0111 1111 1111 1111 =07FFFH

Starting address = Ending address - SET size=FFFFH-07FFFH=F8000H

#### SET 2: Ending address of SET 2 = F7FFFH (previous ending - 1)

SET size = Chip size  $\times$  2 = 16 KB  $\times$  2 = 32 KB

i.e. 0000 0111 1111 1111 1111=07FFFH

Starting address = Ending address - SET size=F7FFFH-07FFFH=F0000H

|           | £13              | Even bank | Odd bank |
|-----------|------------------|-----------|----------|
| ROM SET 1 | Starting Address | F8000H    | F8001H   |
|           | Ending Address   | FFFFEH    | FFFFFH   |
| ROM SET 2 | Starting Address | F0000H    | F0001H   |
|           | Ending Address   | F7FFEH    | F7FFFH   |

#### Step 2: Total RAM required = 32 KB

Chip size available = 8 KB

- ∴Number of chips required=32KB/8KB=4
- ∴Number of sets required=Numberofchips/Numberofbanks=4/2=2

#### **SET 1: Starting address = 00000H**

SET size = Chip size x 2 = 8 KB x 2 = 16 KB

i.e. 0000 0011 1111 1111 1111=03FFFH

Ending address = Starting address +SET size=00000H+03FFFH=03FFFH

#### **SET 2: Starting address = 04000H (previous ending +1)**

SET size = Chip size x 2 = 8 KB x 2 = 16 KB

i.e. 0000 0011 1111 1111 1111=03FFFH

Ending address = Starting address +SET size=04000H+03FFFH=07FFFH

|           | 102              | Even bank | Odd bank |
|-----------|------------------|-----------|----------|
| RAM SET 1 | Starting Address | 00000H    | 00001H   |
|           | Ending Address   | 07FFEH    | 07FFFH   |
| RAM SET 2 | Starting Address | 04000H    | 04001H   |
|           | Ending Address   | 07FFEH    | 07FFFH   |

 $\begin{array}{c} \textbf{Step 3: Memory Map:} \\ EA \Rightarrow Ending \ address, \ SA \Rightarrow Starting \ address, \ EB \Rightarrow Even \ Bank, \ OB \Rightarrow Odd \ Bank \end{array}$ 

|                   |     |             | An | Au                          | An  | A <sub>10</sub> | Ass | Au  | Aig | Au | An | An  | A <sub>6</sub> | A | A | Ą | As | A. | A <sub>0</sub> | A | As | A <sub>0</sub> |
|-------------------|-----|-------------|----|-----------------------------|-----|-----------------|-----|-----|-----|----|----|-----|----------------|---|---|---|----|----|----------------|---|----|----------------|
| RAM               | EB  | 8A = 00000H | 0  | 0                           | 0   | 0               | 0   | 0   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 0              |
| Set-1             |     | EA = 03FFEH | -0 | 0                           | 0   | 0               | 0   | 0   | 1   | 1  | 1  | 1   | 1              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 0              |
| (v <sub>0</sub> ) | ОВ  | SA = 00001H | 0  | 0                           | 0   | 0               | 0   | 0   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 1              |
| - 1               |     | EA = 03FFFH | 6  | 0                           | 0   | 0               | 0   | (و  | 10  | 1  | 1  | 1   | đ              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 1              |
| RAM               | EB  | SA = 04000H | 0  | 0                           | 0   | 0               | 0   | 1)  | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 0              |
| Set-2             |     | EA = 07FFEH | 0  | 0                           | 0   | 0               | 0   | 21  | 1   | :1 | 1  | 1   | 1              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 0              |
| (%)               | 08  | SA = 04001H | 0  | 0                           | 0   | 0               | 0   | 3   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 1              |
|                   | Ĭ,  | EA = 07FFFH | 6  | 0                           | 0   | 0               | 0   | V   | 12  | 1  | .1 | - 1 | 1              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 1              |
| ROM               | EB  | SA = F0000H | (1 | 18                          | 1   | (4)             | 0   | 0   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 0              |
| Set - 2           |     | EA = F7FFEH | 3  | $\mathfrak{L}_{\mathbb{C}}$ | 1   | 1               | 0   | .1  | 1   | 1  | 1  | 1   | 1              | 1 | 1 | 1 | t  | 1  | 1              | 1 | 1  | 0              |
| 0                 | 08  | SA = F0001H | 1  | 1                           | . 1 | 1               | 0   | . 0 | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 1              |
| (Vos - Vos)       |     | EA = F7FFFH | 1  | 1                           | 1   | 1               | 0   | V   | 1   | 1  | 1  | 1   | 1              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 1              |
| ROM               | no. | SA = F8000H | 1  | 1                           | .1  | 1               | - 1 | 0   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 0              |
| Set - 1           |     | EA = FFFFEH | 1  | 1                           | 1   | 1               | 1   | 1   | 1   | 1  | 1  | 1   | 1              | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | 0              |
|                   | 00  | SA = F8001H | 1  | 1                           | 1   | 1               | +   | 0   | 0   | 0  | 0  | 0   | 0              | 0 | 0 | 0 | 0  | 0  | 0              | 0 | 0  | 1              |
| (va·ve)           |     | EA = FFFFFH | 4  | 1                           | 1   | - f             | 1   | V   | 1   | 1  | 1  | 1   | -1             | 1 | 1 | 1 | 1  | 1  | 1              | 1 | 1  | - 1            |



# **Decoding using PROM**



## Advantages of using PROM as decoder

- PROM are programmable.(i.e the memory address can be moved to new addresses by simply programming a new PROM).
- Large number of inputs on the PROM allows us to select a specific area of memory without using external gates.

# Program control Instructions

| Mnemonics           | Explanation                                                                                           |
|---------------------|-------------------------------------------------------------------------------------------------------|
| STC                 | Set CF ← 1                                                                                            |
| CLC                 | Clear CF ← 0                                                                                          |
| CMC                 | Complement carry CF ← CF <sup>/</sup>                                                                 |
| STD                 | Set direction flag DF ← 1                                                                             |
| CLD                 | Clear direction flag DF ← 0                                                                           |
| STI                 | Set interrupt enable flag IF ← 1                                                                      |
| CLI                 | Clear interrupt enable flag IF ← 0                                                                    |
| NOP                 | No operation                                                                                          |
| HLT                 | Stops the execution of software. To exit from halt cane be done either from interrupt/hardware reset. |
| WAIT                | Wait for TEST pin active                                                                              |
| ESC opcode mem/ reg | Used to pass instruction to a coprocessor which shares the address and data bus with the 8086         |
| 1004                | Look by a desire a cost in about it as                                                                |

#### ORG and EVEN directives

- ORG (Origin): is used to assign the starting address (Effective address) for a program/ data segment
- Even: Informs the assembler to store program/ data segment starting from an even address